HP 226824-001 - ProLiant - ML750 소개 매뉴얼 - 페이지 6

{카테고리_이름} HP 226824-001 - ProLiant - ML750에 대한 소개 매뉴얼을 온라인으로 검색하거나 PDF를 다운로드하세요. HP 226824-001 - ProLiant - ML750 22 페이지. Visualization and acceleration in hp proliant servers
HP 226824-001 - ProLiant - ML750에 대해서도 마찬가지입니다: 자주 묻는 질문 (4 페이지), 구현 매뉴얼 (35 페이지), 기술 백서 (12 페이지), 펌웨어 업데이트 (9 페이지), 개요 (20 페이지), 구현 매뉴얼 (26 페이지), 문제 해결 매뉴얼 (18 페이지), 구현 매뉴얼 (11 페이지), 설치 매뉴얼 (2 페이지), 구성 매뉴얼 (2 페이지), 소개 매뉴얼 (19 페이지), 업데이트 매뉴얼 (9 페이지), 업데이트 매뉴얼 (16 페이지), 소개 매뉴얼 (12 페이지), 소개 매뉴얼 (10 페이지), 기술 개요 (9 페이지)

HP 226824-001 - ProLiant - ML750 소개 매뉴얼
Figure 3. By decreasing the amount of work done in each stage, the clock frequency can be increased.
A basic structure for a computer pipeline consists of the following four steps, which are performed
repeatedly to execute a program.
Fetch the next instruction from the address stored in the program counter.
1.
Store that instruction in the instruction register, decode it, and increment the address in the
2.
program counter.
Execute the instruction currently in the instruction register.
3.
Write the results of that instruction from the execution unit back into the destination register.
4.
Typical processor architectures split the pipeline into segments that perform those basic steps: the
"front end" of the microprocessor; the execution engine; and the retire unit (Figure 4). The front end
fetches the instruction and decodes it into smaller instructions (commonly referred to as micro-ops).
These decoded instructions are sent to one of the three types of execution units (integer, load/store, or
floating point) to be executed. Finally, the instruction is retired and the result is written back to its
destination register.
Figure 4. Basic 4-stage pipeline schematic
6