Cypress Semiconductor CY7B9911V 3.3V RoboClock+ Spezifikationsblatt - Seite 7
Blättern Sie online oder laden Sie pdf Spezifikationsblatt für Computer Hardware Cypress Semiconductor CY7B9911V 3.3V RoboClock+ herunter. Cypress Semiconductor CY7B9911V 3.3V RoboClock+ 15 Seiten. Cypress high speed low voltage programmable skew clock buffer specification sheet
frequency, while still maintaining the low skew characteristics of
the clock driver. The LVPSCB performs all of the functions
described in this section at the same time. It can multiply by two
27.5 MHz
DISTRIBUTION
CLOCK
SYSTEM
CLOCK
Figure 8
shows the CY7B9911V connected in series to construct a zero skew clock distribution tree between boards. Delays of the
downstream clock buffers are programmed to compensate for the wire length (that is, select negative skew equal to the wire delay)
necessary to connect them to the master clock source, approximating a zero delay clock tree. Cascaded clock buffers accumulates
low frequency jitter because of the non-ideal filtering characteristics of the PLL filter. Do not connect more than two clock buffers in a
series.
Document Number: 38-07408 Rev. *D
Figure 7. Multi-Function Clock Driver
REF
FB
REF
FS
4Q0
4F0
4Q1
4F1
3Q0
3F0
3Q1
3F1
2Q0
2F0
2Q1
2F1
1Q0
1F0
1Q1
1F1
TEST
Figure 8. Board-to-Board Clock Distribution
REF
FB
REF
FS
4Q0
4F0
4Q1
4F1
3Q0
3F0
3Q1
3F1
2F0
2Q0
2F1
2Q1
1F0
1Q0
1F1
1Q1
TEST
and four or divide by two (and four) at the same time. This shifts
its outputs over a wide range or maintain zero skew between
selected outputs.
110 MHz
INVERTED
27.5 MHz
110 MHz
ZERO SKEW
110 MHz
SKEWED –2.273 ns (–4t
L1
L2
L3
Z
L4
FB
REF
FS
4F0
Z
0
4F1
3F0
3F1
2F0
2F1
1F0
1F1
TEST
CY7B9911V
3.3V RoboClock+™
LOAD
Z
0
LOAD
Z
0
LOAD
Z
0
LOAD
)
U
Z
0
LOAD
Z
0
LOAD
Z
0
LOAD
0
LOAD
4Q0
4Q1
3Q0
3Q1
2Q0
LOAD
2Q1
1Q0
1Q1
Page 7 of 14
[+] Feedback