Cypress Semiconductor STK12C68-5 Hoja de especificaciones - Página 3
Navegue en línea o descargue pdf Hoja de especificaciones para Hardware informático Cypress Semiconductor STK12C68-5. Cypress Semiconductor STK12C68-5 19 páginas. 64 kbit (8k x 8) autostore nvsram
Device Operation
The STK12C68-5 nvSRAM is made up of two functional compo-
nents paired in the same physical cell. These are an SRAM
memory cell and a nonvolatile QuantumTrap cell. The SRAM
memory cell operates as a standard fast static RAM. Data in the
SRAM is transferred to the nonvolatile cell (the STORE
operation) or from the nonvolatile cell to SRAM (the RECALL
operation). This unique architecture enables the storage and
recall of all cells in parallel. During the STORE and RECALL
operations, SRAM Read and Write operations are inhibited. The
STK12C68-5 supports unlimited reads and writes similar to a
typical SRAM. In addition, it provides unlimited RECALL opera-
tions from the nonvolatile cells and up to one million STORE
operations.
SRAM Read
The STK12C68-5 performs a Read cycle whenever CE and OE
are LOW while WE and HSB are HIGH. The address specified
on pins A
determines the 8,192 data bytes accessed. When
0–12
the Read is initiated by an address transition, the outputs are
valid after a delay of t
(Read cycle 1). If the Read is initiated
AA
by CE or OE, the outputs are valid at t
is later (Read cycle 2). The data outputs repeatedly respond to
address changes within the t
AA
transitions on any control input pins, and remains valid until
another address change or until CE or OE is brought HIGH, or
WE or HSB is brought LOW.
SRAM Write
A Write cycle is performed whenever CE and WE are LOW and
HSB is HIGH. The address inputs must be stable prior to entering
the Write cycle and must remain stable until either CE or WE
goes HIGH at the end of the cycle. The data on the common IO
pins DQ
are written into the memory if it has valid t
0–7
the end of a WE controlled Write or before the end of an CE
controlled Write. Keep OE HIGH during the entire Write cycle to
avoid data bus contention on common IO lines. If OE is left LOW,
internal circuitry turns off the output buffers t
LOW.
AutoStore Operation
The STK12C68-5 stores data to nvSRAM using one of three
storage operations:
1. Hardware store activated by HSB
2. Software store activated by an address sequence
3. AutoStore on device power down
AutoStore operation is a unique feature of QuantumTrap
technology and is enabled by default on the STK12C68-5.
Document Number: 001-51026 Rev. **
or at t
, whichever
ACE
DOE
access time without the need for
, before
SD
after WE goes
HZWE
STK12C68-5 (SMD5962-94599)
During normal operation, the device draws current from V
charge a capacitor connected to the V
charge is used by the chip to perform a single STORE operation.
If the voltage on the V
pin drops below V
CC
automatically disconnects the V
operation is initiated with power provided by the V
Figure 3
shows the proper connection of the storage capacitor
(V
) for automatic store operation. A charge storage capacitor
CAP
between 68 µF and 220 µF (+20%) rated at 6V must be provided.
The voltage on the V
pin is driven to 5V by a charge pump
CAP
internal to the chip. A pull up is placed on WE to hold it inactive
during power up.
Figure 3. AutoStore Mode
In system power mode, both V
+5V power supply without the 68 μF capacitor. In this mode, the
AutoStore function of the STK12C68-5 operates on the stored
system charge as power goes down. The user must, however,
guarantee that V
does not drop below 3.6V during the 10 ms
CC
STORE cycle.
To reduce unnecessary nonvolatile stores, AutoStore, and
Hardware Store operations are ignored, unless at least one Write
operation has taken place since the most recent STORE or
RECALL cycle. Software initiated STORE cycles are performed
regardless of whether a Write operation has taken place. An
optional pull up resistor is shown connected to
signal is monitored by the system to detect if an AutoStore cycle
is in progress.
CC
pin. This stored
CAP
, the part
SWITCH
pin from V
. A STORE
CAP
CC
capacitor.
CAP
and V
are connected to the
CC
CAP
HSB.
The HSB
Page 3 of 18
to
[+] Feedback