ComBlock COM-1826 Manuel - Page 7

Parcourez en ligne ou téléchargez le pdf Manuel pour {nom_de_la_catégorie} ComBlock COM-1826. ComBlock COM-1826 19 pages. Tdrss spread-spectrum modem

Control Registers

The module configuration parameters are stored in
volatile (SRT command) or non-volatile memory
(SRG command). All control registers are
read/write.
Several key parameters are computed on the basis
of the 125 MHz internal processing clock
frequency translation, chip rate, etc.
Built-in DSSS demodulator
Parameters
Configuration
SDDS-
1 = UDP port 29495
formatted
0 = TCP port 1028
stream input
REG0(0)
selection
Demod input
0 = SDDS / LAN
selection
2 = A/D converters baseband
3 = A/D converters IF undersampling
4 = internal modulator loopback
REG28(7:5)
I Code
Linear feedback shift register initialization.
As per [1]
REG1 LSB
REG2(2:0) MSb
Q Code
REG3 LSB
REG4(2:0) MSb
Code mode
0 = forward command link
1 = return mode 2 link
See SNIP for details
REG27(4)
reserved
REG27(7:5) = "000"
CIC_R
Decimation ratio.
Largest integer less than
input sampling rate / 4*chip rate
REG2(7:3): lsbs
REG4(7:3): msbs
Chip rate
The nominal chip rate is 3.077799479166
fchip
rate)
(
Mchips/s. However, the design is somewhat
more flexible. Alternative chip rates can be
entered here
32-bit integer expressed as
fchip rate
The maximum practical chip rate is
Nominal chip rate: 0x064DA741
The maximum allowed error between
transmitted and received chip rate is +/-
100ppm.
REG5 (LSB) – REG8 (MSB)
f
clk_p
* 2
32
/
f
.
clk_p
I channel symbol
rate
f
symbol_rate
:
Q channel
symbol rate
f
symbol_rate
I channel
spreading
factor
(Processing
gain)
Q channel
spreading
factor
(Processing
gain)
Nominal input
center
frequency
Reserved
Spectrum
inversion
BPSK / SQPN
f
/2.
clk_p
SQPN
single/double
source
The I-channel symbol rate can be set
independently of the spreading code period
as
32
f
* 2
/
f
symbol_rate
clk_p
Example: "00346DC6" represents 100
Ksymbols/s.
REG9 (LSB) – REG12 (MSB)
The Q-channel symbol rate can be set
independently of the spreading code period
as
32
f
* 2
/
f
symbol_rate
clk_p
REG13 (LSB) – REG16 (MSB)
Approximate (i.e rounded) ratio of chip
rate / symbol rate
REG17 (LSB)
REG18(4:0) MSb
Approximate (i.e rounded) ratio of chip
rate / symbol rate
REG19 (LSB)
REG20(4:0) MSb
The nominal center frequency is a fixed
frequency offset applied to the SDDS input
(f
)
samples. It is used for fine frequency
c
corrections, for example to correct clock
drifts.
32-bit signed integer (2's complement
representation) expressed as
f
* 2
32
/
f
c
clk_p
In addition to this fixed value, an optional
time-dependent frequency profile can be
entered.
See frequency profile
REG21 (LSB) – REG24 (MSB)
REG25
Invert Q bit
0 = off
1 = on
REG26(0)
0 = BPSK
1 = SQPN
REG26(1)
0 = different data on I and Q channels
(including the case when bits of a single
input bit stream are sent alternatively to the
I/Q channels). Independent symbol rates on
I/Q channels. Uses two FEC decoders.
1 = identical data on I and Q channels (prior
to coherent sum). Uses one FEC decoder.
table.
7