DAQ system USB3-SDI01 Manuel de l'utilisateur - Page 8

Parcourez en ligne ou téléchargez le pdf Manuel de l'utilisateur pour {nom_de_la_catégorie} DAQ system USB3-SDI01. DAQ system USB3-SDI01 10 pages.

2.4 SW2 Setting

 TIM861 --- Control Signal Input/ Signal levels are LVCMOS / LVTTL compatible
It is used to select the external CEA-861 timing mode.
DETECT_TRS : 0, TIM861 : 0  the device extracts all internal timing from
DETECT_TRS : 0, TIM861 : 1  the device extracts all internal timing from
DETECT_TRS : 1  the device extracts all internal timing from TRS signals
 ANC_BLANK --- Control Signal Input/ Signal levels are LVCMOS / LVTTL compatible
When ANC_BLANK is LOW, the Luma and Chroma input data is set to the
appropriate blanking levels during the H and V blanking intervals.
When ANC_BLANK is HIGH, the Luma and Chroma data pass through the
device unaltered.
Only applicable in SMPTE mode.
 20BIT/10BIT --- Control Signal Input/ Signal levels are LVCMOS / LVTTL compatible
 DVB_ASI --- Control Signal Input/ Signal levels are LVCMOS / LVTTL compatible
It is used to enable/disable DVB-ASI data transfer.
DVB_ASI : 1, SMPTE_BYPASS : 0  the device will carry out DVB-ASI
DVB_ASI : 0, SMPTE_BYPASS : 0  the device operates in data-through mode.
ON
1 2 3 4
[Figure 2-5. SW2 switch]
the supplied H:V:F(Hsync:VSync:Frame) timing signals.
the supplied H:V:F(Hsync:VSync:DE) timing signals.
embedded in the supplied video stream.
It is used to select the Input Bus width.
word alignment, I/O processing and transmission.
8-
-
ADP-SDI01 User's Manual(Rev(1.1)
http://www.daqsystem.com