DG USB3D-IP Manuel - Page 2
Parcourez en ligne ou téléchargez le pdf Manuel pour {nom_de_la_catégorie} DG USB3D-IP. DG USB3D-IP 16 pages. Usb3.0 device function ip-core
dg_usb3.0_dev_ip_demo_instruction_en.doc
1 1 1 1 - - - - 2 2 2 2 Xilinx
Xilinx Environment
Environment
Xilinx
Xilinx
Environment
Environment
For Xilinx USB3.0 Device-IP evaluation, user must arrange following environment.
Xilinx evaluation board (SP-605 in this example)
•
USB3.0 adapter board from DesignGateway [Part# AB07-USB3FMC]
•
USB3.0 A to A cable attached with adapter board.
•
Xilinx bit-file download tool (iMPACT) and serial console such as Teraterm.
•
Host PC with USB3.0 port. (PCIe extension USB3.0 host card is also available, however, such PCIe
•
extension host card is sensitive to analog characteristics such as error occurrence at some PCIe slot
position. And PCIe extension host card cannot provide enough transfer performance when PCIe
interface is 1-lane and not GEN2 but GEN1 speed because GEN1 1-lane PCIe I/F limits its
performance to 2.5Gbps=200Mbyte/s at maximum.)
(Notes) Evaluation bit-file has 1-hour time limit operation after FPGA configuration.
15 May 2015
Figure 2 2 2 2 : Xilinx d
Figure
Figure
Figure
: Xilinx demo environment for USB3D
: Xilinx d
: Xilinx d
emo environment for USB3D- - - - IP evaluation
emo environment for USB3D
emo environment for USB3D
IP evaluation
IP evaluation
IP evaluation
Page 2