HP 234664-002 - ProLiant - ML330T02 Manuel d'introduction - Page 2

Parcourez en ligne ou téléchargez le pdf Manuel d'introduction pour {nom_de_la_catégorie} HP 234664-002 - ProLiant - ML330T02. HP 234664-002 - ProLiant - ML330T02 10 pages. Visualization and acceleration in hp proliant servers
Également pour HP 234664-002 - ProLiant - ML330T02 : Questions fréquemment posées (4 pages), Manuel de mise en œuvre (35 pages), Livre blanc technique (12 pages), Mise à jour du micrologiciel (9 pages), Vue d'ensemble (20 pages), Manuel de mise en œuvre (26 pages), Manuel d'introduction (22 pages), Manuel de dépannage (18 pages), Manuel de mise en œuvre (11 pages), Manuel d'installation (2 pages), Manuel de configuration (2 pages), Manuel d'introduction (19 pages), Manuel de mise à jour (9 pages), Manuel de mise à jour (16 pages), Manuel d'instructions d'installation (15 pages), Dossier technologique (9 pages)

HP 234664-002 - ProLiant - ML330T02 Manuel d'introduction

Abstract

This paper describes the features, benefits, and challenges of Fully-Buffered dual inline memory
module (FB-DIMM) technology. It also provides rules for populating FB-DIMM slots to achieve
maximum performance in HP ProLiant servers.

Introduction

HP ProLiant servers provide balanced system architectures that deliver peak performance per watt of
power. A balanced system architecture is one in which the three main server subsystems—processing,
memory, and I/O—interact efficiently to maximize CPU performance. The introduction of dual-core
processor technology challenged HP engineers to improve the performance of the memory and I/O
subsystems to maintain system balance. Engineers overcame the performance bottleneck of the
parallel I/O bus by migrating to a high-speed serial interface with technologies such as Serial-
Attached SCSI, Serial ATA, and PCI Express. Likewise, some memory subsystems are migrating to
high-speed serial FB-DIMM technology to deliver scalable bandwidth and memory capacity that is not
possible with traditional DIMM technologies.
The paper describes the barriers that limit memory capacity and performance of servers that use
traditional DIMM technologies. This paper also describes the operation of FB-DIMMs and summarizes
the benefits and challenges of using FB-DIMM technology.

Performance barriers for traditional DIMM

Traditional DIMM architectures use a stub-bus topology with parallel branches (stubs) that connect to
a shared memory bus (Figure 1). The memory bus consists of the command/address (C/A) bus and
the data bus. The C/A bus consists of 21 data traces that transport command and address signals to
the DIMMs. The data bus consists of 72 traces, each carrying one bit at a time (a total of 64 data bits
and 8 ECC
bits). Each DIMM connects to the data bus using a set of pin connectors
1
electrical signals from the memory controller to reach the DIMM bus-pin connections at the same time,
all the traces have to be the same length. This often results in circuitous traces on the motherboard
between the memory controller and memory slots. Both the latency (delay) resulting from complex
routing of traces and signal degradation at the bus-pin connections cause the error rate to increase as
the bus speed increases.
Figure 1. Stub-bus topology.
Error correcting code
1
Typical SDRAM DIMMs have a total of 168 pins, DDR DIMMs have 184 pins, and DDR2 DIMMs have 240 pins.
2
An impedance discontinuity is created at each stub-bus connection.
. In order for the
2
2