Digilent D2-SB Manuale di riferimento - Pagina 3

Sfoglia online o scarica il pdf Manuale di riferimento per Scheda madre Digilent D2-SB. Digilent D2-SB 7. Digilent d2-sb system board reference manual

Digilent D2-SB Manuale di riferimento
D2-SB Reference Manual
Total board current is dependant on FPGA
configuration, clock frequency, and external
connections. In test circuits with roughly 50K
gates routed, a 50MHz clock source, and a
single expansion board attached (the DIO5
board), approximately 200mA +/- 30% of
supply current is drawn from the 1.8V supply,
and approximately 200mA +/- 50% is drawn
from the 3.3V supply. These currents are
strongly dependent on FPGA and peripheral
board configurations.
All FPGA I/O signals use the VCCO voltage
derived from the 3.3V supply. If other VCCO
voltages are required, the regulator output can
be modified by changing R12 according to:
VCCO = 1.25(1 + R12/R11).
Refer to the LM317 data sheet and D2-SB
schematic for further information.
Oscillators
The D2-SB provides a 50MHz SMD primary
oscillator and a socket for a second oscillator.
The primary oscillator is connected to the
GLK2 input of the Spartan 2E (pin 182), and
the secondary oscillator is connected to
GCLK3 (pin 185). Both clock inputs can drive
the DLL on the Spartan 2E, allowing for
internal frequencies up to four times higher
than the external clock signals. Any 3.3V
oscillator in a half-size DIP package can be
loaded into the secondary oscillator socket.
Pushbutton and LED
A single pushbutton and LED are provided on
the board allowing basic status and control
functions to be implemented without a
peripheral board. As examples, the LED can
be illuminated from a signal in the FPGA to
verify that configuration has been successful,
and the pushbutton can be used to provide a
basic reset function independent of other
inputs. The circuits are shown below.
www.digilentinc.com
Vdd
Push
4.7K
button
4.7K
Expansion Connectors
The six expansion connectors labeled A1-A2,
B1-B2, and C1-C2 use 2x20 right-angle
headers with100 mil spacing. All six
connectors have GND on pin 1, VU on pin 2,
and 3.3V on pin 3. Pins 4-35 route to FPGA I/O
signals, and pins 36-40 are reserved for JTAG
and/or clock signals.
The expansion headers provide 192 signal
connections, but the Spartan 2E-PQ208 has
only 143 available I/O signals. Thus, some
FPGA signals are routed to more than one
connector. In particular, the lower 18 pins (pins
4-21) of the A1, B1, and C1 connectors are all
connected to the same 18 FPGA pins, and
they are designated as the "system bus" (a
unique chip select signal is routed to each
connector). Other than these 18 shared
signals, all remaining FPGA signals are routed
to individual expansion connector positions.
The lower 18 pins of the A2, B2, and C2
connectors are designated as "peripheral
busses", and each of these busses (named
PA, PB, and PC) use 18 unique signals.
The 14 upper pins of each expansion
connector (pins 22-35) have been designated
as "module busses". The A1, A2, C1, and C2
connectors each have fully populated module
busses (named MA1, MA2, MC1, and MC2).
Insufficient FPGA pins were available to route
full module buses to the B connectors; only the
8 data pins of MB1 are routed, and no pins are
routed to the upper B2 expansion connector
(i.e., MB2 is a "no connect").
Digilent, Inc.
Pin 187
Xilinx
Spartan 2E
PQ208
80 Ohm
Pin 154
Page
3