コンピュータ・ハードウェア Cypress Semiconductor CY7C1338GのPDF 仕様書をオンラインで閲覧またはダウンロードできます。Cypress Semiconductor CY7C1338G 18 ページ。 Cypress 4-mbit (128k x 32) flow-through sync sram specification sheet

Features
• 128K x 32 common I/O
• 3.3V core power supply (V
• 2.5V or 3.3V I/O supply (V
• Fast clock-to-output times
— 6.5 ns (133-MHz version)
• Provide high-performance 2-1-1-1 access rate
• User-selectable burst counter supporting Intel
®
Pentium
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed write
• Asynchronous output enable
• Offered in lead-free 100-Pin TQFP package, lead-free
and non-lead-free 119-Ball BGA package
• "ZZ" Sleep Mode option
Logic Block Diagram
A0, A1, A
MODE
ADV
CLK
ADSC
ADSP
BW
D
BW
C
BW
B
BW
A
BWE
GW
CE1
CE2
CE3
OE
SLEEP
ZZ
CONTROL
Note:
1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05521 Rev. *D
4-Mbit (128K x 32) Flow-Through Sync SRAM
)
DD
)
DDQ
®
ADDRESS
REGISTER
A
[1:0]
Q1
BURST
COUNTER
AND LOGIC
Q0
CLR
DQ
BYTE
D
WRITE REGISTER
DQ
BYTE
C
WRITE REGISTER
DQ
BYTE
B
WRITE REGISTER
DQ
BYTE
A
WRITE REGISTER
ENABLE
REGISTER
198 Champion Court
Functional Description
The CY7C1338G is a 128K x 32 synchronous cache RAM
designed to interface with high-speed microprocessors with
minimum glue logic. Maximum access delay from clock rise is
6.5 ns (133-MHz version). A 2-bit on-chip counter captures the
first address in a burst and increments the address automati-
cally for the rest of the burst access. All synchronous inputs
are gated by registers controlled by a positive-edge-triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address-pipelining Chip Enable
(CE
), depth-expansion Chip Enables (CE
1
Control inputs (ADSC, ADSP, and ADV), Write Enables
(BW
, and BWE), and Global Write (GW). Asynchronous
[A:D]
inputs include the Output Enable (OE) and the ZZ pin.
The CY7C1338G allows either interleaved or linear burst
sequences, selected by the MODE input pin. A HIGH selects
an interleaved burst sequence, while a LOW selects a linear
burst sequence. Burst accesses can be initiated with the
Processor Address Strobe (ADSP) or the cache Controller
Address Strobe (ADSC) inputs. Address advancement is
controlled by the Address Advancement (ADV) input.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
The CY7C1338G operates from a +3.3V core power supply
while all outputs may operate with either a +2.5 or +3.3V
supply. All inputs and
JESD8-5-compatible.
DQ
BYTE
D
WRITE REGISTER
DQ
BYTE
C
WRITE REGISTER
MEMORY
ARRAY
DQ
BYTE
B
WRITE REGISTER
DQ
BYTE
A
WRITE REGISTER
,
San Jose
CA 95134-1709
CY7C1338G
[1]
and CE
), Burst
2
3
outputs
are
JEDEC-standard
OUTPUT
SENSE
BUFFERS
AMPS
INPUT
REGISTERS
408-943-2600
Revised July 5, 2006
DQs