- ページ 9

コンピュータ・ハードウェア Cypress Semiconductor Perform CY7C136AのPDF マニュアルをオンラインで閲覧またはダウンロードできます。Cypress Semiconductor Perform CY7C136A 16 ページ。 2k x 8 dual-port static ram

Switching Waveforms
Figure 8. Write Cycle No. 2 (R/W Three-States Data I/Os—Either Port)
ADDRESS
CE
R/W
DATA
IN
D
OUT
CE
Valid First:
L
ADDRESS
L,R
CE
L
CE
R
BUSY
R
CE
Valid First:
R
ADDRESS
L,R
CE
R
CE
L
BUSY
L
Note
21. If the CE LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in a high impedance state.
Document #: 38-06031 Rev. *E
(continued)
t
WC
t
SCE
t
AW
t
SA
t
HZWE
Figure 9. Busy Timing Diagram No. 1 (CE Arbitration)
ADDRESS MATCH
t
PS
t
ADDRESS MATCH
t
PS
t
CY7C136A, CY7C142, CY7C146
t
PWE
t
SD
DATA VALID
HIGH IMPEDANCE
t
BLC
BHC
t
BLC
BHC
CY7C132, CY7C136
[12, 21]
t
HA
t
HD
t
LZWE
Page 9 of 15
[+] Feedback