Motorola GM660 서비스 정보 - 페이지 14
{카테고리_이름} Motorola GM660에 대한 서비스 정보을 온라인으로 검색하거나 PDF를 다운로드하세요. Motorola GM660 32 페이지. Gm series professional radio uhf (403-470mhz)
Motorola GM660에 대해서도 마찬가지입니다: 서비스 정보 (34 페이지), 서비스 정보 (32 페이지)
2-4
controlled by a DC voltage applied to pin 1 from the op-amp U4402-1, pin 1. The control voltage
simultaneously varies the bias of two FET stages within U4401. This biasing point determines the
overall gain of U4401 and therefore its output drive level to Q4421, which in turn controls the output
power of the PA.
Op-amp U4402-1 monitors the drain current of U4401 via resistor R4444 and adjusts the bias
voltage of U4401 so that the current remains constant. The PCIC (U4501) provides a DC output
voltage at pin 4 (INT) which sets the reference voltage of the current control loop. A raising power
output causes the DC voltage from the PCIC to fall, and U4402-1 adjusts the bias voltage for a lower
drain current to lower the gain of the stage.
In receive mode the DC voltage from PCIC pin 23 (RX) turns on Q4442, which in turn switches off
the biasing voltage to U4401.
Switch S5440 is a pressure pad with a conductive strip which connects two conductive areas on the
board when the radio's cover is properly screwed to the chassis. When the cover is removed, S5440
opens and the resulting high voltage level at the inverting inputs of the current control op-amps
U4402-1 & 2 switches off the biasing of U4401 and Q4421. This prevents transmitter key up while
the devices do not have proper thermal contact to the chassis.
3.2
Power Controlled Driver Stage
The next stage is an LDMOS device (Q4421) providing a gain of 12dB. This device requires a
positive gate bias and a quiescent current flow for proper operation. The bias is set during transmit
mode by the drain current control op-amp U4402-2, and fed to the gate of Q4421 via the resistive
network R4429, R4418, R4415 and R4416.
Op-amp U4402-2 monitors the drain current of U4421 via resistors R4424-27 and adjusts the bias
voltage of Q4421 so that the current remains constant. The PCIC (U4501) provides a DC output
voltage at pin 4 (INT) which sets the reference voltage of the current control loop. A raising power
output causes the DC voltage from the PCIC to fall, and U4402-2 adjusts the bias voltage for a lower
drain current to lower the gain of the stage.
In receive mode the DC voltage from PCIC pin 23 (RX) turns on Q4422, which in turn switches off
the biasing voltage to Q4421.
3.3
Final Stage
The final stage is an LDMOS device (Q4441) providing a gain of 12dB. This device also requires a
positive gate bias and a quiescent current flow for proper operation. The voltage of the line
MOSBIAS_2 is set in transmit mode by the ASFIC and fed to the gate of Q4441 via the resistive
network R4404, R4406, and R4431-2. This bias voltage is tuned in the factory. If the transistor is
replaced, the bias voltage must be tuned using the Golbal Tuner. Care must be taken not to
damage the device by exceeding the maximum allowed bias voltage. The device's drain current is
drawn directly from the radio's DC supply voltage input, PASUPVLTG, via L4436 and L4437.
A matching network consisting of C4441-49 and striplines transforms the impedance to 50 ohms
and feeds the directional coupler.
3.4
Directional Coupler
The directional coupler is a microstrip printed circuit, which couples a small amount of the forward
power delivered by Q4441. The coupled signal is rectified by D4451. The DC voltage is proportional
to the RF output power and feeds the RFIN port of the PCIC (U4501 pin 1). The PCIC controls the
gain of stages U4401 and Q4421 as necessary to hold this voltage constant, thus ensuring the
forward power out of the radio to be held to a constant value.
THEORY OF OPERATION