Cypress Semiconductor CY7C1336H 사양 시트 - 페이지 10
{카테고리_이름} Cypress Semiconductor CY7C1336H에 대한 사양 시트을 온라인으로 검색하거나 PDF를 다운로드하세요. Cypress Semiconductor CY7C1336H 16 페이지. Cypress 2-mbit (64k x 32) flow-through sync sram specification sheet
Timing Diagrams
[16]
Read Cycle Timing
CLK
t
t ADS
t ADH
ADSP
ADSC
t AS
t AH
A1
ADDRESS
GW, BWE,BW
[A:D]
t CES
t CEH
CE
ADV
OE
t CLZ
Data Out (Q)
High-Z
Note:
16. On this diagram, when CE is LOW, CE
Document #: 001-00210 Rev. *A
PRELIMINARY
t CYC
t CL
CH
t ADS
t ADH
A2
t
t
WES
WEH
t
t
ADVS
ADVH
t CDV
t OEV
t OELZ
t OEHZ
t DOH
Q(A2)
Q(A1)
t CDV
Single READ
is LOW, CE
is HIGH and CE
1
2
ADV suspends burst.
Q(A2 + 1)
Q(A2 + 2)
BURST
READ
DON'T CARE
UNDEFINED
is LOW. When CE is HIGH, CE
is HIGH or CE
3
1
CY7C1336H
Deselect Cycle
Q(A2 + 3)
Q(A2)
Q(A2 + 1)
Q(A2 + 2)
Burst wraps around
to its initial state
is LOW or CE
is HIGH.
2
3
Page 10 of 15
t CHZ
[+] Feedback