HP 1850R - ProLiant - 128 MB RAM Przegląd - Strona 11

Przeglądaj online lub pobierz pdf Przegląd dla Pulpit HP 1850R - ProLiant - 128 MB RAM. HP 1850R - ProLiant - 128 MB RAM 20 stron. Proliant essentials foundation pack installation guide
Również dla HP 1850R - ProLiant - 128 MB RAM: Podręcznik wdrażania (35 strony), Podręcznik zapobiegania błędom (12 strony), Biała księga techniczna (12 strony), Aktualizacja oprogramowania sprzętowego (9 strony), Instrukcja instalacji (2 strony)

HP 1850R - ProLiant - 128 MB RAM Przegląd

Advanced memory technologies

Despite the performance improvement in the overall system due to use of SDRAM, the growing
performance gap between the memory and processor must be filled by more advanced memory
technologies. These technologies, which are described on the following pages, boost the overall
performance of systems using the latest high-speed processors (Figure 9).
Figure 9. Peak bandwidth comparison of SDRAM and advanced SDRAM technologies

Double Data Rate SDRAM technologies

Double Data Rate (DDR) SDRAM is advantageous for systems that require higher bandwidth than can
be obtained using SDRAM. Basically, DDR SDRAM doubles the transfer rate without increasing the
frequency of the memory clock. This section describes three generations of DDR SDRAM technology.
DDR-1
To develop the first generation of DDR SDRAM (DDR-1), designers made enhancements to the SDRAM
core to increase the data rate. These enhancements include prefetching, double transition clocking,
strobe-based data bus, and SSTL_2 low voltage signaling. At 400 MHz, DDR increases memory
bandwidth to 3.2 GB/s, which is 400 percent more than original SDRAM.
Prefetching
In SDRAM, one bit per clock cycle is transferred from the memory cell array to the input/output (I/O)
buffer or data queue (DQ). The I/O buffer releases one bit to the bus per pin and clock cycle (on the
rising edge of the clock signal). To double the data rate, DDR SDRAM uses a technique called
prefetching to transfer two bits from the memory cell array to the I/O buffer in two separate pipelines.
Then the I/O buffer releases the bits in the order of the queue on the same output line. This is known
as a 2n-prefetch architecture because the two data bits are fetched from the memory cell array before
they are released to the bus in a time multiplexed manner.
11