Cypress Semiconductor CY7C1218H Ficha de especificações - Página 11

Procurar online ou descarregar pdf Ficha de especificações para Hardware informático Cypress Semiconductor CY7C1218H. Cypress Semiconductor CY7C1218H 16 páginas. Cypress 1-mbit (32k x36) pipelined sync sram specification sheet

Switching Waveforms
[17, 18]
Write Cycle Timing
t CYC
CLK
t CH
t ADS
t ADH
ADSP
ADSC
t AS
t AH
A1
ADDRESS
Byte write signals are
ignored for first cycle when
ADSP initiates burst
BWE,
BW[A :D]
GW
t CES
t CEH
CE
ADV
OE
Data In (D)
High-Z
t
OEHZ
Data Out (Q)
BURST READ
Note:
18. Full width Write can be initiated by either GW LOW; or by GW HIGH, BWE LOW and BW
Document #: 38-05667 Rev. *B
(continued)
t CL
t ADS
t ADH
A2
t WES
t DS
t DH
D(A1)
D(A2)
D(A2 + 1)
Single WRITE
DON'T CARE
ADSC extends burst
t WEH
ADV suspends burst
D(A2 + 1)
D(A2 + 2)
D(A2 + 3)
BURST WRITE
UNDEFINED
LOW.
[A: D]
CY7C1218H
t ADS
t ADH
A3
t WES
t WEH
t
t
ADVS
ADVH
D(A3)
D(A3 + 1)
D(A3 + 2)
Extended BURST WRITE
Page 11 of 16
[+] Feedback