Cypress Semiconductor CY7C1217H Технічна специфікація - Сторінка 12
Переглянути онлайн або завантажити pdf Технічна специфікація для Комп'ютерне обладнання Cypress Semiconductor CY7C1217H. Cypress Semiconductor CY7C1217H 17 сторінок. Cypress 1-mbit (32k x 36) flow-through sync sram specification sheet
Timing Diagrams
(continued)
[16, 17]
Write Cycle Timing
CLK
t
CH
t ADS
t ADH
ADSP
ADSC
t AS
t AH
ADDRESS
A1
Byte write signals are ignored for first cycle when
ADSP initiates burst.
BWE,
BW
[A:D]
GW
t CES
t CEH
CE
ADV
OE
Data in (D)
High-Z
t
OEHZ
Data Out (Q)
BURST READ
Note:
17. Full width Write can be initiated by either GW LOW; or by GW HIGH, BWE LOW and BW
Document #: 38-05670 Rev. *B
t CYC
t
CL
t ADS
t ADH
A2
t
t
DH
DS
D(A1)
D(A2)
Single WRITE
DON'T CARE
ADSC extends burst.
t
t
WES
WEH
ADV suspends burst.
D(A2 + 1)
D(A2 + 1)
D(A2 + 2)
D(A2 + 3)
BURST WRITE
UNDEFINED
LOW.
[A:D]
CY7C1217H
t ADS
t ADH
A3
t WES
t WEH
t ADVS
t ADVH
D(A3)
D(A3 + 1)
D(A3 + 2)
Extended BURST WRITE
Page 12 of 16
[+] Feedback