HP 234664-002 - ProLiant - ML330T02 Panduan Pengenalan - Halaman 6

Jelajahi secara online atau unduh pdf Panduan Pengenalan untuk Desktop HP 234664-002 - ProLiant - ML330T02. HP 234664-002 - ProLiant - ML330T02 22 halaman. Visualization and acceleration in hp proliant servers
Juga untuk HP 234664-002 - ProLiant - ML330T02: Pertanyaan yang Sering Diajukan (4 halaman), Panduan Pelaksanaan (35 halaman), Buku Putih Teknis (12 halaman), Pembaruan Firmware (9 halaman), Ikhtisar (20 halaman), Panduan Pelaksanaan (26 halaman), Panduan Pemecahan Masalah (18 halaman), Panduan Pelaksanaan (11 halaman), Panduan Instalasi (2 halaman), Panduan Konfigurasi (2 halaman), Panduan Pengenalan (19 halaman), Manual Pembaruan (9 halaman), Manual Pembaruan (16 halaman), Panduan Pengenalan (10 halaman), Panduan Petunjuk Instalasi (15 halaman), Ringkasan Teknologi (9 halaman)

HP 234664-002 - ProLiant - ML330T02 Panduan Pengenalan
Figure 3. By decreasing the amount of work done in each stage, the clock frequency can be increased.
A basic structure for a computer pipeline consists of the following four steps, which are performed
repeatedly to execute a program.
Fetch the next instruction from the address stored in the program counter.
1.
Store that instruction in the instruction register, decode it, and increment the address in the
2.
program counter.
Execute the instruction currently in the instruction register.
3.
Write the results of that instruction from the execution unit back into the destination register.
4.
Typical processor architectures split the pipeline into segments that perform those basic steps: the
"front end" of the microprocessor; the execution engine; and the retire unit (Figure 4). The front end
fetches the instruction and decodes it into smaller instructions (commonly referred to as micro-ops).
These decoded instructions are sent to one of the three types of execution units (integer, load/store, or
floating point) to be executed. Finally, the instruction is retired and the result is written back to its
destination register.
Figure 4. Basic 4-stage pipeline schematic
6